#### **PRACTICAL 3A: COMBINATIONAL CIRCUITS**

# Ronak Mehta (MHTRON001)

#### **Plagiarism Declaration**

- 1. I know that plagiarism is wrong. Plagiarism is to use another's work and pretend that it is one's own.
- 2. I have used the IEEE convention for citation and referencing. Each contribution to, and quotation in, this practical report from the work(s) of other people has been attributed and has been cited and referenced.
- 3. This practical report (including circuit diagrams and code) is my own work.
- 4. I have not allowed, and will not allow, anyone to copy my work with the intention of passing it off as their own work.
- 5. I acknowledge that copying someone else's code, schematics or report, or part of it, is wrong, and declare that this is my own work.

02-05-2018

Signature Date

## **Solutions**

a) Truth Table for 1-bit Half Adder

| Α | В | S | Соит |
|---|---|---|------|
| 0 | 0 | 0 | 0    |
| 0 | 1 | 1 | 0    |
| 1 | 0 | 1 | 0    |
| 1 | 1 | 0 | 1    |

b) 
$$S = (A.\overline{B}) + (\overline{A}.B)$$

$$S = A \oplus B$$

$$C_{OUT} = A.B$$

c) Truth Table for 1-bit Full Adder

| -,              |   |   |   |      |
|-----------------|---|---|---|------|
| C <sub>IN</sub> | Α | В | S | Соит |
| 0               | 0 | 0 | 0 | 0    |
| 0               | 0 | 1 | 1 | 0    |
| 0               | 1 | 0 | 1 | 0    |
| 0               | 1 | 1 | 0 | 1    |
| 1               | 0 | 0 | 1 | 0    |
| 1               | 0 | 1 | 0 | 1    |
| 1               | 1 | 0 | 0 | 1    |
| 1               | 1 | 1 | 1 | 1    |

d)

$$\mathsf{S} = (\bar{A} \cdot B \cdot \overline{\mathcal{C} \imath n}) + (\mathsf{A} \cdot \bar{B} \cdot \overline{\mathcal{C} \imath n}) + (\bar{A} \cdot \bar{B} \cdot \mathsf{Cin}) + (\mathsf{A} \cdot \mathsf{B} \cdot \mathsf{Cin})$$

$$S = \overline{Cin}((\bar{A} \cdot B) + (A \cdot \bar{B})) + Cin((\bar{A} \cdot \bar{B}) + (A \cdot B))$$

Let 
$$X = (\bar{A} \cdot B) + (A \cdot \bar{B}) = A \oplus B$$

Then, 
$$\bar{X} = (\bar{A} \cdot \bar{B}) + (A \cdot B)$$

Thus, 
$$S = \overline{Cin}(X) + Cin(\overline{X}) = C_{IN} \oplus X$$

$$S = C_{IN} \oplus A \oplus B$$



$$C_{OUT} = (C_{IN}.B) + (C_{IN}.A) + (A.B)$$

 $C_{OUT} = C_{IN}(A+B) + (A.B)$ 

e)



### f) Truth Table for 1-bit Full Subtractor

| Α | В | B <sub>IN</sub> | D | Воит |
|---|---|-----------------|---|------|
| 0 | 0 | 0               | 0 | 0    |
| 0 | 0 | 1               | 1 | 1    |
| 0 | 1 | 0               | 1 | 1    |
| 0 | 1 | 1               | 0 | 1    |
| 1 | 0 | 0               | 1 | 0    |
| 1 | 0 | 1               | 0 | 0    |
| 1 | 1 | 0               | 0 | 0    |
| 1 | 1 | 1               | 1 | 1    |

$$\mathsf{D} = (\bar{A} . \bar{B} . Bin) + (\bar{A} . B . \overline{Bin}) + (\mathsf{A} . \bar{B} . \overline{Bin}) + (\mathsf{A} . B . Bin)$$

$$D = \overline{A} ((\overline{B} . Bin) + (B . \overline{Bin})) + A((\overline{B} . \overline{Bin}) + (B . Bin))$$

$$D = A \oplus B \oplus B_{IN}$$



$$B_{OUT} = (B. B_{IN}) + (\bar{A} . B_{IN}) + (\bar{A} . B)$$

$$B_{OUT} = B_{IN} (\overline{A} + B) + (\overline{A} \cdot B)$$

h)

A full Adder can be used as a Full Subtractor by connecting a NOT gate on one of the inputs and connecting the  $C_{IN}$  input to a HIGH. By connecting the NOT gate, we are converting the input to its 2's compliment. We can also do this by adding an XOR gate to one of the inputs.



k)

| C <sub>IN</sub> | Α | В | Sel | S | Соит | VERIFIED the S variable |
|-----------------|---|---|-----|---|------|-------------------------|
| 0               | 0 | 0 | 0   | 0 | 0    | 0                       |
| 0               | 0 | 0 | 1   | 1 | 1    | 1                       |
| 0               | 0 | 1 | 0   | 1 | 0    | 1                       |
| 0               | 0 | 1 | 1   | 0 | 0    | 0                       |
| 0               | 1 | 0 | 0   | 1 | 0    | 1                       |
| 0               | 1 | 0 | 1   | 0 | 1    | 0                       |
| 0               | 1 | 1 | 0   | 0 | 1    | 0                       |
| 0               | 1 | 1 | 1   | 1 | 0    | 1                       |
| 1               | 0 | 0 | 0   | 1 | 0    | 1                       |
| 1               | 0 | 0 | 1   | 0 | 1    | 0                       |
| 1               | 0 | 1 | 0   | 0 | 1    | 0                       |
| 1               | 0 | 1 | 1   | 1 | 0    | 1                       |
| 1               | 1 | 0 | 0   | 0 | 1    | 0                       |
| 1               | 1 | 0 | 1   | 1 | 1    | 1                       |
| 1               | 1 | 1 | 0   | 1 | 1    | 1                       |
| 1               | 1 | 1 | 1   | 0 | 1    | 0                       |